Mapping of Irregular IP onto NoC Architecture with Optimal Energy Consumption Mapping of Irregular IP onto NoC Architecture with Optimal Energy Consumption

Mapping of Irregular IP onto NoC Architecture with Optimal Energy Consumption

  • 期刊名字:清华大学学报(英文版)
  • 文件大小:
  • 论文作者:LI Guangshun,WU Junhua,MA Guan
  • 作者单位:College of Computer Science and Technology
  • 更新时间:2022-11-29
  • 下载次数:
论文简介

Network on chip (NoC) architectures have been proposed to resolve complex on-chip communication problems. An NoC-based mapping algorithm is shown in this paper. It can map irregular intellectual properties (IPs) cores onto regular tile 2-D mesh NoC architectures. The basic idea is to decompose a large IP into several dummy IPs or integrate several small IPs into one dummy IP, such that each dummy IP can fit into a single tile. It can also allocate buffer space according to the input/output degree and avoid connection congestion by adapting communication density. Experimental data indicate that using the algorithm proposed in this paper, the communication energy can be reduced about 7%.

论文截图
版权:如无特殊注明,文章转载自网络,侵权请联系cnmhg168#163.com删除!文件均为网友上传,仅供研究和学习使用,务必24小时内删除。